# STRX TDC digital IP Design Report Rev. 1.2 — 09 Sept 2021

**Design Report** 

#### **Document information**

| Info       | Content                                                      |
|------------|--------------------------------------------------------------|
| Author(s)  | Françoise Harmsze                                            |
| Department | BL-RFP, <site></site>                                        |
| Keywords   | STRX, RFE, Temperature sensor digital                        |
| Abstract   | Design description for the TDC Tempsensor digital control IP |
| SGI        | <value></value>                                              |
| ECCN       | <code></code>                                                |
| US origin  | No                                                           |

#### **Distribution information**

| Name | Department | Address |  |
|------|------------|---------|--|
|      |            |         |  |
|      |            |         |  |
|      |            |         |  |



## **STRX TDC digital**

**IP Design Report** 

#### **Revision history**

| Rev | Date       | Description                                                                                                                                                                                                                                                                                                |
|-----|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0.1 | 2019 01 06 | Initial template proposal for IP AS                                                                                                                                                                                                                                                                        |
| 0.2 | 2020 04 23 | Some updates                                                                                                                                                                                                                                                                                               |
| 0.3 | 2021 01 20 | TDC Dig                                                                                                                                                                                                                                                                                                    |
| 0.4 | 2021 03 08 | Updated the glue descriptions for the dynamic controls and PON flag; updated the glue figure                                                                                                                                                                                                               |
| 0.5 | 2021 05 04 | Standard glue figures updated                                                                                                                                                                                                                                                                              |
| 0.6 | 2021 05 26 | Structure updated after review of RC_OSC design document. Still the old template, so another update is expected when the correct template becomes available; Structure based on assumption that a separate common control_top document is available in CNET (placeholder added); Integration section added |
| 1.0 | 2021 06 04 | Updated after review. Status updated to PROPOSED; Broken links corrected                                                                                                                                                                                                                                   |
| 1.1 | 2021 07 06 | Added reference to the generic control IP document in the References section                                                                                                                                                                                                                               |
| 1.2 | 2021 09 09 | Updated after review for GOLD. REF3 fixed                                                                                                                                                                                                                                                                  |



**STRX TDC digital** 

#### Tempsensor (TDC) digital

#### 1.1 Introduction

Control IPs for analog IPs are part of the RFE Dig. Figure 1 shows how a typical IP digital control module would be integrated in the RFE. It will be physically close to the analog IP, but it is part of RFE digital for supply and P&R.



Figure 1: Digital Control IP for analog IPs in the RFE system - generic overview

The common part of all these RFE digital IPs is ctrl top. The generic structure of ctrl top and all its subIPs is described in detail in References:REF7.

#### 1.2 Purpose of this IP

This IP controls the settings for the Temperature sensor and takes care of the data capturing and error flag handling.

#### 1.3 IP architecture

**Design report** 

Tempsensor digital control consists of 2 parts: a control IP, named ida\_mmw\_rfe\_tempsensor\_ctrl\_top and a functional part named ida\_mmw\_rfe\_tempsensor\_func\_top. In the next sections these 2 subIPs will be addressed.

The Tempsensor Dig block diagram is shown in Figure 2.

Note: not all details of ctrl top are shown here.

doc489242 © NXP B.V. 2020,2021. All rights reserved



Figure 2: Tempsensor DIG block diagram, consisting of ctrl\_top and func\_top

#### 1.4 Clock and reset generation unit

This is a standard subIP from ida\_mmw\_rfe\_shared\_dig\_lib: ida\_mmw\_rfe\_clk\_rst\_sync. Details of this subIP are provided in References:REF7.

#### 1.4.1 IP interfaces

This digital IP interfaces with the following other IPs:

- TDC analog
- SPIM CTRL
- ISM
- DFT control

See the Register map, Interface tab Debug/Spare outputs (References:REF5) for details

#### 1.4.2 Debug/Spare outputs

For the tempsensor the following 6 debug outputs are used, all via func\_top:

- Bit 0: tempout\_valid\_intr (extended pulse of tempout\_valid\_ana)
- Bit 1:start\_func
- Bit 2: tdc\_status\_conv\_busy
- Bit 3: dbg\_bsclk (from the analog)
- Bit 4: dbg\_bsout (from the analog)
- Bit 5: dbg\_dstream (from the analog)

The spare outputs and spare inputs are unused. All unused outputs are tied off to 0; All unused inputs are dangling

doc489242 © NXP B.V. 2020,2021. All rights reserved.

#### 2. Tempsensor Ctrl\_top

The IP ctrl\_top module will consist of the following subblocks:

- 1. Clock and reset generation unit
- 2. SPI slave with SPI2APB bridge
- 3. Register block with APB interface
- 4. CRC checker for the registers
- 5. OCII interface
- 6. ATB 1-hot decoder
- 7. Glue logic, handling the flags from the analog IP, OR-ing the power controls, etc.



Figure 3: Generic view on a control IP (ctrl\_top)

The register map is the single source for most subblocks: register block, OCII, CRC are all generated based on this excel. Also the control IP interface will be included in the same excel, to avoid inconsistencies. The register map can be found on Collabnet, see also References:REF5.

#### 2.1 Clock and reset generation unit

This is a standard subIP from ida\_mmw\_rfe\_shared\_dig\_lib: ida\_mmw\_rfe\_clk\_rst\_sync. Details of this subIP are provided in References:REF7.

doc489242 © NXP B.V. 2020,2021. All rights reserved.

#### 2.2 SPI slave with SPI2APB bridge

The SPI slave is a standard subIP from ida\_mmw\_rfe\_shared\_dig\_lib: ida\_mmw\_rfe\_spi\_to\_apb. Details of this subIP are provided in References:REF7.

#### 2.3 Register block

The register block will be generated using the Magillem tool flow. The input will be the IP register map describing all registers, their widths, offset etc. The register map for this IP can be found in References:REF5.

Details of this subIP are provided in References:REF7.

#### 2.4 CRC checker

The CRC block will be generated from the Register map using the Magillem tool flow. The core of the subIP uses a standard subIP subIP from ida\_mmw\_rfe\_shared\_dig\_lib: ida\_mmw\_rfe\_reg\_crc.

Details of this subIP are provided in References:REF7.

#### 2.5 OCII interface

The OCII subIP is generated using the OCII tool in ida\_ocii\_global\_lib - ida\_global\_ocii\_generator\_GEN2. This tool uses the OCII tab in the Register map. Details of this subIP are provided in References:REF7.

#### 2.6 ATB 1-hot decoder

The ATB 1HOT decoder is a standard subIP from ida\_mmw\_rfe\_shared\_dig\_lib: ida\_mmw\_rfe\_atb\_sel\_dec.

Details of this subIP are provided in References:REF7.

#### 2.7 Glue logic

The glue logic will be generated from the Register map using the Magillem tool flow.

The glue logic may contain various logic functions, as described in References:REF7.

- FuSa: Error flag masking, forcing, resetting
- Power-down/soft reset handling
- LDO bypass masking (from SPIM\_CTRL)
- Profile muxing → not relevant for this IP
- Dynamic controls: PON control OR-ing (from Timing Engine and register map)
   → relevant for this IP
- Pon status flag towards ISM

In this section the deviations from the common ctrl\_top glue control will be explained.

doc489242 © NXP B.V. 2020,2021. All rights reserved.

STRX TDC digital

#### 2.7.1 FuSa: Error masking, forcing, resetting

This IP has both analog and digital error flags.

All glue for force/reset/masking for the digital error flags is according to the standard implementation described in References:REF7.

The analog error and warning flags are handled in a non-standard way.

There are latches for these error flags inside the analog IP, but these latches are only used when the force\_error\_\* is used. After a FIT Test, the flags first need to be cleared before a conversion is started. In functional mode, the error flags should be latched inside func\_top when the valid pulse is seen (note: capturing at the neg\_edge of tempout\_valid!). The reset\_error\_\* controls are used both inside the analog IP (to clear the latch after a force\_error\_\*) and inside func\_top.

See Figure 2 and References:REF6.

#### 2.7.2 Power-down/soft reset handling

Standard implementation as described in References: REF7.

#### 2.7.3 LDO bypass/cap\_ctl masking

Since the Tempsensor does not contain an LDO, this part is not relevant for the control IP.

#### 2.7.4 Profile multiplexing

This is not relevant for this IP.

#### 2.7.5 Dynamic controls from Timing Engine

For the Tempsensor, the dynamic controls ensure that the Timing engine can also enable/trigger the Tempsensor IP.

For this, the trigger is handled via func\_top (see Figure 2). The enable\_tempsensor from the TE is OR-ed with the register field PON\_CTL.PWR\_EN before it is passed to the OCII and to the pon\_tempsensor (see section 2.7.6).

#### 2.7.6 PON flag towards ISM

The PON flag towards the ISM is an AND combination of the levelshifter enable **pon ctl pon is** and **all** LDO enables.

Since the tempsensor does not contain any LDOs, the power\_enable control has been used instead:

pon\_ctl\_pwr\_en (the OR-ed version, see section 2.7.5)

### Tempsensor functional: func\_top

Tempsensor func\_top is described in a separate document. See References:REF6.

Note: Spare cells are also implemented inside func\_top. The number of spare cells is based on the flipflop count in the IP.

#### Integration

#### 4.1 Critical timing

This IP provides a clock to the analog: clk\_tempsensor. Although this is the same 40MHz clock also used inside the IP, there is no strict timing requirement. The clocked signals from the analog will all be treated as asynchronous, flags will pass through a CDC.

#### 4.2 Special considerations

No special considerations known

#### References 5.

#### Table 1: references

| Ref    | Document section          | Document description                      | Document Link |
|--------|---------------------------|-------------------------------------------|---------------|
| number |                           |                                           |               |
| 1.     | RFE Control and Digital   | RFE IP power controls                     | REF1 [link]   |
| 2.     | RFE Control and Digital   | RFE IP guidelines for registers           | REF2 [link]   |
| 3.     | RFE Control and Digital   | M7 interface and SPI                      | REF3 [link]   |
| 4.     | References                | OCII specification                        | REF4 [link]   |
| 5.     | Reg map XLS for all IPs   | Tempsensor register map                   | REF5 [link]   |
| 6.     | Documents for all RFE IPs | Design description of Tempsensor func_top | REF6 [link]   |
| 7.     | IP design document        | Common control top                        | REF7 [link]   |

**COMPANY INTERNAL** 

**STRX TDC digital** 

**IP Design Report** 

## 6. List of figures

| Figure 1: Digital Control IP for analog IPs in the RFE |    |
|--------------------------------------------------------|----|
| system – generic overview                              | .3 |
| Figure 2: Tempsensor DIG block diagram, consisting of  |    |
| ctrl_top and func_top                                  | .4 |
| Figure 3: Generic view on a control IP (ctrl top)      | .5 |



### 7. List of tables

**COMPANY INTERNAL** 

Table 1: references ...... 8



### 8. List of Abbreviations

| SPI    | Serial Peripheral Interface  |
|--------|------------------------------|
| SPIM   | SPI Master                   |
| APB    | Advanced Peripheral Bus      |
| CRC    | Cyclic Redundancy Check      |
| OCII   | On-Chip Instrument Interface |
| FSM    | Finite State Machine         |
| ATB    | Analog Test Bus              |
| PON_LS | Power-ON Levelshifters       |
| RFE    | Radar Front-End              |
| TE     | Timing Engine                |
| FIT    | Fault Injection Test         |



#### 9. Content

| 1.    | Tempsensor (TDC) digital                | 3  |
|-------|-----------------------------------------|----|
| 1.1   | Introduction                            | 3  |
| 1.2   | Purpose of this IP                      | 3  |
| 1.3   | IP architecture                         |    |
| 1.4   | Clock and reset generation unit         | 4  |
| 1.4.1 | IP interfaces                           | 4  |
| 1.4.2 | Debug/Spare outputs                     | 4  |
| 2.    | Tempsensor Ctrl_top                     | 5  |
| 2.1   | Clock and reset generation unit         | 5  |
| 2.2   | SPI slave with SPI2APB bridge           |    |
| 2.3   | Register block                          | 6  |
| 2.4   | CRC checker                             | 6  |
| 2.5   | OCII interface                          | 6  |
| 2.6   | ATB 1-hot decoder                       | 6  |
| 2.7   | Glue logic                              |    |
| 2.7.1 | FuSa: Error masking, forcing, resetting |    |
| 2.7.2 | Power-down/soft reset handling          | 7  |
| 2.7.3 | LDO bypass/cap_ctl masking              |    |
| 2.7.4 | Profile multiplexing                    |    |
| 2.7.5 | Dynamic controls from Timing Engine     |    |
| 2.7.6 | PON flag towards ISM                    |    |
| 3.    | Tempsensor functional: func_top         | 8  |
| 4.    | Integration                             | 8  |
| 4.1   | Critical timing                         | 8  |
| 4.2   | Special considerations                  |    |
| 5.    | References                              | 8  |
| 6.    | List of figures                         | 9  |
| 7.    | List of tables                          |    |
| 8.    | List of Abbreviations                   | 11 |
| 9.    | Content                                 | 12 |
|       |                                         |    |



© NXP B.V. 2021.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com